

# Optimization in the HFT world

Yossi Moalem Assaf Wolfhart



Office refloillance refloillance reflo formance Performance Performance Perfo formance Performance Performance Perfo formance Performance Performan formance Performance Performan formance Performance Performance Performance formance Performance Performance Perfo formance Performance Performance Perfo formance Parformance Parformance Parfo

#### High level architecture

#### Real time threads



#### Admin threads

- Logger
- Monitoring
- Connection management
- Administrative tasks

## Avoiding context switches

#### Divide the threads to 3 tiers:



#### Bypass the scheduler

#### Consider 8 cores machine, and 5 RT threads









System threads

Non isolated

#### Admin threads

- Isolated
- Pin to group

#### Admin Threads / system threads

Non isolated



#### Realtime threads:

- Isolated
- Pin thread to a dedicated core
- Spin

#### Networking kernel bypass

Kernel

• ~4000 ns

OnLoad

- •Drop-in replacement
- •~300 450 ns (UDP/TCP)

TCP Direct

- Proprietary API
- ~15 22ns(UDP/TCP)

EF\_VI

- Low level API
- Direct access to SF NIC
- Direct access to the NIC queues

#### Message stream

Message Message Message

End processing End processing End processing

#### Only the rare case



## Optimizing for the rare case

|                        | Base    |
|------------------------|---------|
| Nontrade event latency | 2 μs    |
| Trade event latency    | 5 μs    |
| Total time *           | 2005 μs |

<sup>\*</sup> Assume 1000 non-trading events and 1 trading event:

## Optimizing the rare case

|                        | Base    | Optimization? |
|------------------------|---------|---------------|
| Nontrade event latency | 2 μs    | 3 µs          |
| Trade event latency    | 5 μs    | 4 µs          |
| Total time *           | 2005 μs | 3004 µs       |

<sup>\*</sup> Assume 1000 non-trading events and 1 trading event:

#### The most important optimization



#### The most important optimization



# Cache warm should not be aware that it is cache warming

Before any cache warming calls:

```
++totalNumberOfOrders;
```

Adapted to cache warming:

```
totalNumberOfOrders += ( not isCacheWarming );
++totalNumberOfOrders[ isCacheWarming ];
```

# Risk checking



#### Failure handling

```
if (! check1())
   { return -1; }
if (! check2())
   { return -1; }
if (! check3())
   { return -1; }
if (! check4())
   { return -1; }
if (! check5())
   { return -1; }
if (! check6())
   { return -1; }
if (! check7())
   { return -1; }
if (! check8())
    return -1;
if (! check9())
   { return -1; }
if (! check10())
   { return -1; }
return 0;
```

```
try{
   check1();
   check2();
   check3();
   check4();
   check5();
   check6();
   check7();
   check8();
   check9();
   check10();
   return 0;
catch (...) {
   return -1;
```

## Nothing is an optimization unless measured

## Failure handling



## Failure handling



# Micro-benchmark is cool, But...

- Make sure you measure the correct thing
- Make sense of the results
- Always measure your app, and in a real scenario

#### Sharing data between threads

std::atomic<MyDataType> sharedData;

static\_assert (std:atomic<MyDataType>::is\_always\_lock\_free);

Let's try to find relaxations:

- Whole structure must be atomic
- Can we fail the update

# Fail-able update





#### Spinlock to the rescue

```
struct spinLock {
   std::atomic<bool> lock = {false};
  void lock() {
    while(lock .exchange(true, std::memory order acquire));
  void unlock()
    lock .store(false, std::memory order release);
```

#### Better spinlock

```
void lock() {
    for (;;) {
       if (!lock .exchange(true, std::memory order acquire))
          break;
       while (lock .load(std::memory order relaxed)) {
          considerYield();
```

#### Sharing data between threads

std::atomic<MyDataType> sharedData;

static\_assert (std:atomic<MyDataType>::is\_always\_lock\_free);

Let's try to find relaxations:

- Whole structure must be atomic
- Can we fail the update
- Are updates dependent upon each other
- Number of readers/writers
- Realtime thread is reader or writer

# Updating shared data



# Updating shared data



# Updating shared data



# Who does the cleanup: Naive approach



# Who does the cleanup: CAS LOOP



# Pre-mature generalization is the root of all evil

- Take advantage of any relaxation you have
- Use the most specific data structure

# Optimizing for throughput



**Broad market view** 



Latency is still important

But second to throughput

## High level architecture



#### Drops still happen



#### vTune push and pop pipe graphs (during the open)





## Lock free queues types

#### Consumers

- Single
- Multi

#### **Producers**

- Single
- Multi

#### Pop on empty

- Retrurn false
- Return sentinel

#### Push when full

- Return false
- Overwrite

#### Favour

- Readers
- Writers

# Can we do better?

#### Key design concepts

Single consumer multi producer

Producers count is known at compile time

Favour writers

Reduce writers sharing

Reduce reader/writer sharing

Improve memory ordering

## High level design



## High level design



## High level design



#### Push

```
bool SCLFQ::push(U&& item) {
 const thread local size t queueIndex = getQueueIndex();
 return m cyclicQueues[queueIndex].push(std::forward<U>(item), m writeId);
bool InternalCyclicQueue::push(U&& item, std::atomic<int fast64 t>& writeId){
 if (hasSpaceLeft())
     Cell& cell = m queue[m writerIndex];
     cell.item = std::forward<U>(item);
     markAsConsumable(cell, writeId);
     incrementSubQueueIndex(m writerIndex);
     return true;
  Return false;
void InternalCyclicQueue::markAsConsumable(Cell& cell, std::atomic<int fast64 t>&
writeId)
 cell.id.store(writeId.fetch add(1, std::memory order relaxed),
std::memory order release);
```

#### Push



```
bool SCLFQ::pop(Item& item) {
    for (uint fast32 t i = 0; i < ProducersCount; ++i)</pre>
       if (m cyclicQueues[i].topId() == m readId) {
           m cyclicQueues[i].pop(item);
            ++m readId;
            return true;
   return false;
```

```
[nodiscard]] int fast64 t InternalCyclicQueue::topId() const {
 return m queue[m readerIndex].id.load(std::memory order acquire);
```

```
void InternalCyclicQueue::pop(T& item) {
 item = std::move(cell.item);
 cell.id.store(RESERVED FOR WRITING, std::memory order release);
 incrementSubQueueIndex(m readerIndex);
```

#### Branchless pop

```
int fast32 t idx{0};
   for (uint fast32 t i = 1; i <= ProducersCount; ++i)</pre>
      idx += i * (m cyclicQueues[i - 1].topId() == m readId);
   if (idx == 0)
      return false;
   m cyclicQueues[idx - 1].pop(item);
   ++m readId;
   return true;
```

#### Pop



#### But we still have one more branch

```
int fast32 t idx{0};
   for (uint fast32 t i = 1; i <= ProducersCount; ++i)</pre>
      idx += i * (m cyclicQueues[i - 1].topId() == m readId);
   if (idx == 0)
      return false;
   m cyclicQueues[idx - 1].pop(item);
   ++m readId;
   return true;
```



#### Removing the last branch: Required changes:

Install Dummy queue at m\_cyclicQueues[0]

```
int fast32 t idx{0};
   for (uint fast32 t i = 1; i <= ProducersCount; ++i)</pre>
      idx += i * (m cyclicQueues[i - 1].topId() == m readId);
   if (idx == 0)
      return false;
   m cyclicQueues[idx - 1].pop(item);
   ++m readId;
   return true;
```

Install Dummy queue at m cyclicQueues[0]

Install Dummy queue at m\_cyclicQueues [0]

Install Dummy queue at m cyclicQueues[0]

Install Dummy queue at m cyclicQueues[0]

```
bool SCLFQ::popBranchless(Item& item) {
   int_fast32_t idx{0};
   for (uint_fast32_t i = 1; i <= ProducersCount; ++i)
      idx += i * (m_cyclicQueues[i].topId() == m_readId);

   m_cyclicQueues[idx].pop(item);
   const bool isRealQueue = idx > 0;
   m_readId += isRealQueue;
   return isRealQueue;
}
```

Change of behavior!













# Benchmarking time!

# Micro-benchmark is cool, But...

- Make sure you measure the correct thing
- Make sense of the results
- Always measure your app, and in a real scenario

#### Benchmarking time!

#### What to measure:

- Time in the queue
- Event latency
- Queue size
- NW buffer utilization

#### Aggregation:

- Average / median
- 95 / 99 / 99.9 percentile
- Min / Max

## Source code QR/link



https://gitlab.com/qspark-public/sclfq

# We are hiring!



qspark.co/opportunities